发明名称 Non-volatile memory array using gate breakdown structures
摘要 Memory cell structures and related circuitry for use in non-volatile memory devices are described. The cell structures can be fabricated utilizing standard CMOS processes, e.g. sub 0.35 micron or sub 0.25 micron processes. Preferably, the cell structures can be fabricated using 0.18 micron or 0.15 micron standard CMOS processes. Advantageously, the cell structures can be programmed so that a conductive path is formed between like type materials. For example, in certain cell structures a cell is programmed by applying a programming voltage in such a way as to form a conductive path between a p-type gate and a p-type source/drain region or an n-type gate and an n-type source/drain region. Programming cells in this manner advantageously provides a programmed cell having a low, linear resistance after programming. In addition, novel charge pump circuits are provided that, in a preferred embodiment, are located "on chip" with an array of memory cells. These charge pump circuits are preferably fabricated utilizing the same standard CMOS processing techniques that were utilized to form the memory cell structures and related circuitry.
申请公布号 US6522582(B1) 申请公布日期 2003.02.18
申请号 US20000553571 申请日期 2000.04.19
申请人 XILINX, INC. 发明人 RAO KAMESWARA K.;VOOGEL MARTIN L.;KARP JAMES;TOUTOUNCHI SHAHIN;HART MICHAEL J.;GITLIN DANIEL;LOOK KEVIN T.;JEONG JONGHEON;BANKRAS RADKO G.
分类号 G11C16/08;(IPC1-7):G11C14/00 主分类号 G11C16/08
代理机构 代理人
主权项
地址