发明名称 デューティ比補正回路、ダブルエッジ装置及びデューティ比補正方法
摘要 A duty ratio correction circuit, includes: a frequency divider configured to output a second clock signal having a first level that is inverted at a timing of a first edge of a first clock signal and a third clock signal having a second level that is inverted at a timing of a second edge of the first clock signal; phase interpolator configured to generate a fourth clock signal and a fifth clock signal based on phase interpolation of any two of the second clock signal, the third clock signal, a first inverted signal that is obtained by inverting the second clock signal, or a second inverted signal that is obtained by inverting the third clock signal; and a multiplier configured to output an exclusive OR signal of the fourth clock signal and the fifth clock signal as a sixth clock signal.
申请公布号 JP5900171(B2) 申请公布日期 2016.04.06
申请号 JP20120130254 申请日期 2012.06.07
申请人 富士通株式会社 发明人 木船 雅也
分类号 H03K5/05 主分类号 H03K5/05
代理机构 代理人
主权项
地址