发明名称 THREE-DIMENSIONAL INTEGRATED CIRCUIT AND TESTING METHOD FOR THE SAME
摘要 Each chip in a three-dimensional circuit includes a pair of connections, a test signal generation circuit, and a test result judgment circuit. The connections are electrically connected with an adjacent chip. The test signal generation circuit outputs a test signal to one of the connections. The test result judgment circuit receives a signal from the other of the connections and, from the state of the signal, detects the conducting state of the transmission path for the signal. Before layering the chips, a conductor connects the connections to form a series connection, and the conducting state of each connection is detected from the conducting state of the series connection. After layering the chips, the test signal generation circuit in one chip outputs a test signal, and the test result judgment circuit in another chip receives the test signal, and thus the conducting state of the connections between the chips is tested.
申请公布号 US2015323591(A1) 申请公布日期 2015.11.12
申请号 US201514806059 申请日期 2015.07.22
申请人 Panasonic Intellectual Property Management Co., Ltd. 发明人 HASHIMOTO Takashi;MORIMOTO Takashi
分类号 G01R31/28;H01L21/66 主分类号 G01R31/28
代理机构 代理人
主权项 1. A test method for a three-dimensional integrated circuit in which a first chip is layered on a second chip, comprising the steps of: forming a series connection between a first connection and a second connection, formed in the first chip, by connecting the first connection and the second connection with a conductor; transmitting a first test signal from a first test signal generation circuit formed in the first chip to one end of the series connection, receiving the first test signal from the other end of the series connection with a first test result judgment circuit formed in the first chip, and detecting a conducting state of the series connection in accordance with a state of the first test signal; removing the conductor from the series connection, layering the first chip on the second chip, and electrically connecting the first chip to the second chip through the first connection and the second connection; transmitting a second test signal from the first test signal generation circuit to the first connection, receiving the second test signal from the first connection with a second test result judgment circuit formed in the second chip, and detecting a conducting state between the first connection and the second chip in accordance with a state of the second test signal; and transmitting a third test signal from a second test signal generation circuit formed in the second chip to the second connection, receiving the third test signal from the second connection with the first test result judgment circuit, and detecting a conducting state between the second connection and the second chip in accordance with a state of the third test signal.
地址 Osaka JP