发明名称 Transistor with reduced channel length variation
摘要 According to an exemplary embodiment, a method for fabricating a MOS transistor, such as an LDMOS transistor, includes forming a self-aligned lightly doped region in a first well underlying a first sidewall of a gate. The method further includes forming a self-aligned extension region under a second sidewall of the gate, where the self-aligned extension region extends into the first well from a second well. The method further includes forming a drain region spaced apart from the second sidewall of the gate. The method further includes forming a source region in the self-aligned lightly doped region and the first well. The self-aligned lightly doped region and the self-aligned extension region define a channel length of the MOS transistor, such as an LDMOS transistor.
申请公布号 US8659081(B2) 申请公布日期 2014.02.25
申请号 US201213613864 申请日期 2012.09.13
申请人 CHEN XIANGDONG;XIA WEI;CHEN HENRY KUO-SHUN;BROADCOM CORPORATION 发明人 CHEN XIANGDONG;XIA WEI;CHEN HENRY KUO-SHUN
分类号 H01L29/78 主分类号 H01L29/78
代理机构 代理人
主权项
地址
您可能感兴趣的专利