发明名称 Observing Embedded Signals Of Varying Clock Domains
摘要 Observability of internal system-on-chip signals is a difficult problem and it is particularly difficult to observe and debug transactions with different clock domains. However, one embodiment provides observability of internal signals from multiple internal blocks having varying clock domains such as synchronous (common clock) and asynchronous (non common clock) domains. An embodiment provides simultaneous observability of debug data from both synchronous and asynchronous clock domains. An embodiment may also allow sending debug data from both synchronous and asynchronous domains from the SoC. One embodiment outputs internal signals on output pins of the SoC, thereby allowing transactions from one clock domain to be tracked to another clock domain and allowing for the determination of the relationship between the data of differing clock domains. Other embodiments are described herein.
申请公布号 US2014006836(A1) 申请公布日期 2014.01.02
申请号 US201213536148 申请日期 2012.06.28
申请人 MENON SANKARAN M.;PATEL BINTA M.;JIANG BO;WOODBRIDGE NANCY G. 发明人 MENON SANKARAN M.;PATEL BINTA M.;JIANG BO;WOODBRIDGE NANCY G.
分类号 G06F1/12;G06F1/10 主分类号 G06F1/12
代理机构 代理人
主权项
地址