发明名称 Normally-off power JFET and manufacturing method thereof
摘要 In general, in a semiconductor active element such as a normally-off JFET based on SiC in which an impurity diffusion speed is significantly lower than in silicon, gate regions are formed through ion implantation into the side walls of trenches formed in source regions. However, to ensure the performance of the JFET, it is necessary to control the area between the gate regions thereof with high precision. Besides, there is such a problem that, since a heavily doped PN junction is formed by forming the gate regions in the source regions, an increase in junction current cannot be avoided. The present invention provides a normally-off power JFET and a manufacturing method thereof and forms the gate regions according to a multi-epitaxial method which repeats a process including epitaxial growth, ion implantation, and activation annealing a plurality of times.
申请公布号 US8524552(B2) 申请公布日期 2013.09.03
申请号 US201213363256 申请日期 2012.01.31
申请人 ARAI KOICHI;KAGOTOSHI YASUAKI;MACHIDA NOBUO;YOKOYAMA NATSUKI;SHIMIZU HARUKA;RENESAS ELECTRONICS CORPORATION 发明人 ARAI KOICHI;KAGOTOSHI YASUAKI;MACHIDA NOBUO;YOKOYAMA NATSUKI;SHIMIZU HARUKA
分类号 H01L21/337 主分类号 H01L21/337
代理机构 代理人
主权项
地址