发明名称 MOS TRANSISTOR USING STRESS CONCENTRATION EFFECT FOR ENHANCING STRESS IN CHANNEL AREA
摘要 A MOS transistor (60, 62) is provided. The structure of the transistor (60, 62) includes: a semiconductor substrate (10), a channel area (20, 24), source/drain regions (22, 26), a gate (30, 32), a gate insulating layer (11), a shallow trench isolation region (12), a passive layer (50, 52), and holes (40, 42) formed with a certain distance to the gate insulating layer (11). Wherein both the shapes of the holes (40, 42) and the Young's modulus' difference between the material in the holes (40, 42) and that around the holes (40, 42) contribute to the stress concentration effect, thus the stress in the channel area (20, 24) is enhanced. The structure of the transistor (60, 62) can greatly reduce the stress attenuation during the transmission from stress resource to the sensitive region, and concentrate the stress in the sensitive region. The structure can be involved in large size device, especially.
申请公布号 US2013137235(A1) 申请公布日期 2013.05.30
申请号 US201113512415 申请日期 2011.04.22
申请人 YU QI;WANG XIANGZHAN;NING NING;LI JINGCHUN;YANG HONGDONG;YING XIANWEI;ZHOU WEIJIE;JIANG BIN;WANG YONG;UNIVERSITY OF ELECTRONIC SCIENCE AND TECHNOLOGY OF CHINA 发明人 YU QI;WANG XIANGZHAN;NING NING;LI JINGCHUN;YANG HONGDONG;YING XIANWEI;ZHOU WEIJIE;JIANG BIN;WANG YONG
分类号 H01L29/66 主分类号 H01L29/66
代理机构 代理人
主权项
地址