发明名称 Layout of semiconductor device
摘要 A layout of a semiconductor device is disclosed, which forms one transistor in one active region to reduce the number of occurrences of a bridge encountered between neighboring layers, thereby improving characteristics of the semiconductor device. Specifically, the landing plug connected to the bit line contact is reduced in size, so that a process margin of word lines is increased to increase a channel length, thereby reducing the number of occurrences of a bridge encountered between the landing plug and the word line.
申请公布号 US8338870(B2) 申请公布日期 2012.12.25
申请号 US20090494239 申请日期 2009.06.29
申请人 KIM SANG HEON;HYNIX SEMICONDUCTOR INC. 发明人 KIM SANG HEON
分类号 H01L27/108 主分类号 H01L27/108
代理机构 代理人
主权项
地址