发明名称 STANDARD CELL ARCHITECTURE USING DOUBLE POLY PATTERNING FOR MULTI VT DEVICES
摘要 <p>An apparatus fabricated using a standard cell architecture including devices having different voltage thresholds may include a first set of polylines associated with a first channel length, where each polyline within the first set of polylines is separated by a substantially constant pitch. The apparatus may further include a second set of polylines associated with a second channel length and aligned with the first set of polylines, where each polyline within the second set of polylines is laterally separated by the substantially constant pitch. The apparatus may further include a first active region below the first set of polylines, and a second active region below the second set of polylines, where the first active region and the second active region are separated by a distance of less than 170 nm.</p>
申请公布号 WO2012097101(A1) 申请公布日期 2012.07.19
申请号 WO2012US20993 申请日期 2012.01.11
申请人 QUALCOMM INCORPORATED;CHIDAMBARAM, PR;PATEL, PRAYAG B.;VANG, FOUA;KAMAL, PRATYUSH;GAN, CHOCK H.;SWAMYNATHAN, CHETHAN 发明人 CHIDAMBARAM, PR;PATEL, PRAYAG B.;VANG, FOUA;KAMAL, PRATYUSH;GAN, CHOCK H.;SWAMYNATHAN, CHETHAN
分类号 H01L27/02;G06F17/50;H01L21/033;H01L27/118 主分类号 H01L27/02
代理机构 代理人
主权项
地址