发明名称 METHOD FOR REDUCING THE RANGE IN RESISTIVITIES OF SEMICONDUCTOR CRYSTALLINE SHEETS GROWN IN A MULTI-LANE FURNACE
摘要 A method for reducing the range in resistivities of semiconductor crystalline sheets produced in a multi-lane growth furnace. A furnace for growing crystalline sheets is provided that includes a crucible with a material introduction region and a crystal growth region including a plurality of crystal sheet growth lanes. The crucible is configured to produce a generally one directional flow of material from the material introduction region toward the crystal sheet growth lane farthest from the material introduction region. Silicon doped with both a p-type dopant and an n-type dopant in greater than trace amounts is introduced into the material introduction region. The doped silicon forms a molten substance in the crucible called a melt. Crystalline sheets are formed from the melt at each growth lane in the crystal growth region. Co-doping the silicon feedstock can reduce the variation in resistivities among the crystalline sheets formed in each lane.
申请公布号 WO2012071341(A2) 申请公布日期 2012.05.31
申请号 WO2011US61694 申请日期 2011.11.21
申请人 EVERGREEN SOLAR, INC.;KERNAN, BRIAN, D.;TARNOWSKI, GARY, J.;HUANG, WEIDONG;REITSMA, SCOTT;RICHARDSON, CHRISTINE 发明人 KERNAN, BRIAN, D.;TARNOWSKI, GARY, J.;HUANG, WEIDONG;REITSMA, SCOTT;RICHARDSON, CHRISTINE
分类号 H01L21/20;H01L31/18 主分类号 H01L21/20
代理机构 代理人
主权项
地址