发明名称 Apparatus and systems for VT invariant DDR3 SDRAM write leveling
摘要 Apparatus and systems for improved PVT invariant fast rank switching in a DDR3 memory subsystem. A clock skew control circuit is provided between a memory controller and a DDR3 SDRAM memory subsystem to adjust skew between the DDR3 clock signal and data related signals (e.g., DQ and/or DQS). A initial write-leveling procedure determines the correct skew and programs a register file in the skew adjustment circuit. The register file includes a register for each of multiple ranks in the DDR3 memory. The values in each register serve to control selection of alignment of the data related signals to align with one of multiple phase shifted versions of a 1× DDR3 clock signal. The phase shifted clock signals are generated by clock divider circuits from a 2× DDR clock signal and use of a single fixed delay line approximating ⅛ of a 1× DDR3 clock period.
申请公布号 US7839716(B2) 申请公布日期 2010.11.23
申请号 US20080339232 申请日期 2008.12.19
申请人 LSI CORPORATION 发明人 KONG CHENG-GANG;HUGHES THOMAS
分类号 G11C8/16 主分类号 G11C8/16
代理机构 代理人
主权项
地址