发明名称 Memory System with Calibrated Data Communication
摘要 A system includes a first integrated circuit device and a second integrated circuit device. The first device transmits a data sequence to the second integrated circuit device, and the second device samples the data sequence to produce receiver data. The second device then transmits the receiver data back to the first device. Within the first integrated circuit device, a comparison between the data sequence and the receiver data is performed, and based on the comparison, the first device generates information representative of a calibrated timing offset. The first device uses the information representative of the calibrated timing offset to adjust timing associated with transferring write data from the first integrated circuit to the second integrated circuit.
申请公布号 US2009327789(A1) 申请公布日期 2009.12.31
申请号 US20090430836 申请日期 2009.04.27
申请人 ZERBE JARED LEVAN;DONNELLY KEVIN S;SIDIROPOULOS STEFANOS;STARK DONALD C;HOROWITZ MARK A;YU LEUNG;VU ROXANNE;KIM JUN;GARLEPP BRUNO W;HO TSYR-CHYANG;LAU BENEDICT CHUNG-KWONG 发明人 ZERBE JARED LEVAN;DONNELLY KEVIN S.;SIDIROPOULOS STEFANOS;STARK DONALD C.;HOROWITZ MARK A.;YU LEUNG;VU ROXANNE;KIM JUN;GARLEPP BRUNO W.;HO TSYR-CHYANG;LAU BENEDICT CHUNG-KWONG
分类号 G06F11/00;G06F1/10;G06F1/12;G06F13/42 主分类号 G06F11/00
代理机构 代理人
主权项
地址