发明名称 CIRCUIT WIRING LAYOUT IN SEMICONDUCTOR MEMORY DEVICE AND LAYOUT METHOD
摘要 An improved circuit wiring layout provides smooth circuit wiring in a peripheral circuit region adjacent to a memory cell region of a semiconductor memory device, and eliminates a write-speed limiting factor. Forming a metal (instead of a metal silicided polysilicon) wiring layer to be connected to a gate layer, to transmit an electrical signal to the gates of FET (e.g., MOSFET (Metal Oxide Semiconductor Field Effect Transistor) transistors formed in the peripheral circuit region; the metal wiring layer is formed (e.g., using one metal damascene process), on a layer different from a word line layer formed on the gate layer (e.g., using another metal damascene process), thereby obtaining a layout of a peripheral circuit region having a reduced area and without using a silicide process.
申请公布号 US2009262564(A1) 申请公布日期 2009.10.22
申请号 US20090491724 申请日期 2009.06.25
申请人 YANG HYANG-JA;LEE SONG-JA 发明人 YANG HYANG-JA;LEE SONG-JA
分类号 G11C5/02;G11C5/06 主分类号 G11C5/02
代理机构 代理人
主权项
地址