发明名称 NAND FLASH MEMORY DEVICE AND METHOD OF OPERATING SAME
摘要 An flash memory device includes a block of NAND cell units, each NAND cell unit in the block includes n memory cell transistors MC controlled by a plurality of n wordlines, and is connected in series between a string selection transistor SST connected to a bitline and a ground selection transistor GST. While a programming voltage Vpgm is applied to a selected wordline WL<i>, a cutoff voltage Vss is applied to a nearby unselected wordline closer to the ground selection transistor GST to isolate a first local channel Ch1 from a second local channel Ch2. As the location i of the selected wordline WL<i> increases close to the SST, the second channel potential Vch2 tends to increase excessively, causing errors. The excessive increase of Vch2 is prevented by modifying the voltages applied to string select lines (SSL) and/or to the bit lines (BL), or the pass voltages Vpass applied to the unselected wordlines (WL<i+1 through WL<n->), only if the selected wordline WL<i> location i is equal or greater than a predetermined (stored) location number x. If incremental step pulse programming (ISPP) is implemented, the applied voltages are modified only if the ISPP loop count j is equal or greater than a predetermined (stored) critical loop number y.
申请公布号 US2009257280(A1) 申请公布日期 2009.10.15
申请号 US20090405826 申请日期 2009.03.17
申请人 OH DONG-YEAN;LEE WOO-KYUNG;SONG JAI HYUK;LEE CHANG-SUB 发明人 OH DONG-YEAN;LEE WOO-KYUNG;SONG JAI HYUK;LEE CHANG-SUB
分类号 G11C16/06 主分类号 G11C16/06
代理机构 代理人
主权项
地址