发明名称 CURRENT-VOLTAGE-BASED METHOD FOR EVALUATING THIN DIELECTRICS BASED ON INTERFACE TRAPS
摘要 A method for evaluating gate dielectrics (100) includes providing a test structure (101). The test structure includes a gate stack that includes a gate electrode on a gate dielectric on a substrate, and at least one diffusion region diffused in the substrate including a portion below the gate stack and a portion beyond the gate stack. Pre-stress off-state I-V testing (102) is performed on the test structure to obtain pre-stress I-V test data, wherein the pre-stress off-state I-V testing includes a first measurement involving the gate electrode, the substrate and the diffusion region, a second measurement involving the gate electrode and the substrate with the diffusion region floating, and a third measurement involving the gate electrode and the diffusion region with the substrate floating. The test structure is then stressed (103) including electrically stressing for a time (t). Following the stressing, post-stress I-V testing is performed (104) wherein the first, second and third measurements are repeated to obtain post-stress I-V test data. The gate dielectric is evaluated (105) from the pre-stress and post-stress I-V test data.
申请公布号 US2009224795(A1) 申请公布日期 2009.09.10
申请号 US20080209986 申请日期 2008.09.12
申请人 TEXAS INSTRUMENTS INC. 发明人 NICOLLIAN PAUL EDWARD;KRISHNAN ANAND T.;REDDY VIJAY K.
分类号 G01R31/26 主分类号 G01R31/26
代理机构 代理人
主权项
地址