发明名称 Semiconductor arrangement
摘要 The invention relates to a vertical arrangement of at least two semiconductor components which are electrically insulated from one another by at least one passivation layer. The invention likewise relates to a method for fabricating such a semiconductor arrangement. A semiconductor arrangement is specified in which, inter alia, the risk of cracking at the metallization edges, for example, caused by thermomechanical loading, is reduced and the fabrication-dictated high content of radical hydrogen is minimized. Furthermore, a method for fabricating such a semiconductor arrangement is specified.
申请公布号 US7498194(B2) 申请公布日期 2009.03.03
申请号 US20070733930 申请日期 2007.04.11
申请人 INFINEON TECHNOLOGIES AG 发明人 BOTT NIKOLAUS;HAEBERLEN OLIVER;KOTEK MANFRED;LARIK JOOST;MAERZ JOSEF;OTREMBA RALF
分类号 H01L21/44;H01L23/31;H01L25/065 主分类号 H01L21/44
代理机构 代理人
主权项
地址