发明名称 Self-boosting system for flash memory cells
摘要 A low voltage of the order of or one to three volts instead of an intermediate VPASS voltage (e.g. of the order of five to ten volts) is applied to word line zero immediately adjacent to the source or drain side select gate of a NAND flash device to reduce or prevent the shifting of threshold voltage of the memory cells coupled to word line zero during the programming cycles of the different cells of the NAND strings. This may be implemented in any one of a variety of different self boosting schemes including erased areas self boosting and local self boosting schemes. In a modified erased area self boosting scheme, low voltages are applied to two or more word lines on the source side of the selected word line to reduce band-to-band tunneling and to improve the isolation between two boosted channel regions. In a modified local self boosting scheme, zero volt or low voltages are applied to two or more word lines on the source side and to two or more word lines on the drain side of the selected word line to reduce band-to-band tunneling and to improve the isolation of the channel areas coupled to the selected word line.
申请公布号 US7471566(B2) 申请公布日期 2008.12.30
申请号 US20060609688 申请日期 2006.12.12
申请人 SANDISK CORPORATION 发明人 HEMINK GERRIT JAN
分类号 G11C11/34;G11C11/56;G11C16/04;G11C16/10 主分类号 G11C11/34
代理机构 代理人
主权项
地址