发明名称 Area efficient on-the-fly error correction code (ECC) decoder architecture
摘要 Area efficient on-the-fly error correction code (ECC) decoder architecture. A novella means is presented by which only 2 banks of registers are employed (as opposed to 3 or more banks) when generating an error location polynomial in accordance with decoding of a Reed-Solomon (RS) coded signal. Berlekamp-Massey decoding processing can be employed when decoding such a RS coded signal. This approach provides for a significant amount of savings in hardware. For example, one embodiment designed in accordance with the invention is operable to implement an entire 12-bit (t=120) Reed-Solomon ECC system for HDD applications which consumes only approximately 170 k gates. Of these 170 k gates, 70K gates are attributed to the syndrome/symbol computer. Moreover, because of the pipelined arrangement of the decoding processing presented herein (which allows for more clock cycles to perform the division), division processing can be performed using an inverter and multiplier.
申请公布号 US2008168335(A1) 申请公布日期 2008.07.10
申请号 US20070717468 申请日期 2007.03.13
申请人 BROADCOM CORPORATION, A CALIFORNIA CORPORATION 发明人 MEAD JOHN P.
分类号 H03M13/00 主分类号 H03M13/00
代理机构 代理人
主权项
地址