发明名称 SYSTEM AND METHOD FOR INCREMENTAL STATISTICAL TIMING ANALYSIS OF DIGITAL CIRCUITS
摘要 The present invention is a system and method for efficiently and incrementally updating the statistical timing of a digital circuit after a change has been made in the circuit. One or more changes in the circuit is/are followed by timing queries that are answered efficiently, constituting a mode of timing that is most useful in the inner loop of an automatic computer-aided design (CAD) synthesis or optimization tool. In the statistical re-timing, the delay of each gate or wire is assumed to consist of a nominal portion, a correlated random portion that is parameterized by each of the sources of variation and an independent random portion. Correlations are taken into account. Both early mode and late mode timing are included; both combinational and sequential circuits are handled; static CMOS as well as dynamic logic families are accommodated.
申请公布号 US2008307379(A1) 申请公布日期 2008.12.11
申请号 US20080196754 申请日期 2008.08.22
申请人 VISWESWARIAH CHANDRAMOULI 发明人 VISWESWARIAH CHANDRAMOULI
分类号 G06F17/50;G06F9/45 主分类号 G06F17/50
代理机构 代理人
主权项
地址