发明名称 Duty correction circuit of digital type for optimal layout area and current consumption
摘要 The present invention relates to a duty correction circuit that corrects a distorted duty of a clock signal using a delay unit and a delay controller, thereby reducing the layout area and current consumption. The duty correction circuit includes a repeater that generates a clock signal having the same phase as that of an input clock signal with a distorted duty, and a clock signal having an inverted phase of the phase; a delay line delaying the phase of the clock signal having the inverted phase and generating a feedback clock signal; a phase comparator comparing the phase of the clock signal having the same phase with the phase of the feedback clock signal and generating a delay control signal according to the phase difference between the phases of the clock signal having the same phase and the feedback clock signal; a delay controller controlling the amount of delay of the delay line according to the delay control signal; and a phase mixer performing half-phase blending on the clock signal having the same phase and the feedback clock signal and outputting a clock signal having a corrected duty.
申请公布号 US2007182472(A1) 申请公布日期 2007.08.09
申请号 US20070652832 申请日期 2007.01.12
申请人 CHO KWANG J 发明人 CHO KWANG J.
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址