发明名称 DATA LATCH CIRCUIT, DRIVING METHOD OF THE DATA LATCH CIRCUIT, AND DISPLAY DEVICE
摘要 The present invention provides a data latch circuit which can operate stably with a low-amplitude signal, which consumes less electric power, and which is resistant against the variation in TFTs. When an analog switch is turned on, a data signal is inputted to a gate electrode of an n-channel TFT and, at this time, VDD is supplied to an input terminal of an inverter. When the analog switch in turned off, the n-channel TFT is turned on or off depending on a level of the data signa. When the data signal is at an H level, the n-channel TFT is turned on and VSS is supplied to the input terminal of the inverter. When the data signal is at an L level, VDD is supplied to an input terminal of the inverter. Therefore, only VDD and VSS levels are applied to the input terminal of the inverter.
申请公布号 US2006244690(A1) 申请公布日期 2006.11.02
申请号 US20060279630 申请日期 2006.04.13
申请人 SEMICONDUCTOR ENERGY LABORATORY CO., LTD. 发明人 OSAME MITSUAKI;UENO TATSURO
分类号 G09G3/30 主分类号 G09G3/30
代理机构 代理人
主权项
地址