发明名称 Capacitance multiplier circuit exhibiting improving bandwidth
摘要 A monolithic capacitance multiplication circuit serves to reduce the required die area when larger capacitance values are needed such as in filter and loop frequency compensation circuits. A current mirror/cascoding device arrangement reduces the effective series resistance of the multiplier capacitor. As a result, the multiplier topology exhibits improved bandwidth over prior art capacitance multiplier circuits.
申请公布号 US7113020(B2) 申请公布日期 2006.09.26
申请号 US20040973885 申请日期 2004.10.25
申请人 TOKO, INC. 发明人 SCHOENBAUER STEVE
分类号 H03H11/40;G05F1/10;G05F3/02;H03F1/36 主分类号 H03H11/40
代理机构 代理人
主权项
地址