发明名称 Ashable layers for reducing critical dimensions of integrated circuit features
摘要 A method is described for decreasing the critical dimensions of integrated circuit features in which a first masking layer ( 101 ) is deposited, patterned and opened in the manner of typical feature etching, and a second masking layer ( 201 ) is deposited thereon prior to etching the underlying insulator. The second masking layer is advantageously coated in a substantially conformal manner. Opening the second masking layer while leaving material of the second layer on the sidewalls of the first masking layer as spacers leads to reduction of the feature critical dimension in the underlying insulator. Ashable masking materials, including amorphous carbon and organic materials are removable without CMP, thereby reducing costs. Favorable results are also obtained utilizing more than one masking layer ( 101, 301 ) underlying the topmost masking layer ( 302 ) from which the spacers are formed. Embodiments are also described in which slope etching replaces the addition of a separate spacer layer. Substructures formed in the fabrication process are also described. Spacers are also shown to be favorably employed in making feature-in-feature structures.
申请公布号 US7105442(B2) 申请公布日期 2006.09.12
申请号 US20020154532 申请日期 2002.05.22
申请人 APPLIED MATERIALS, INC. 发明人 SHAN HONGCHING;DOAN KENNY L.;LIU JINGBAO;BARNES MICHAEL S.;NGUYEN HONG D.;BENCHER CHRISTOPHER DENNIS;NGAI CHRISTOPHER S.;YEH WENDY H.;TUNCEL EDA;BJORKMAN CLAES H.
分类号 H01L21/44;G03F7/40;H01L21/027;H01L21/31;H01L21/311;H01L21/312;H01L21/314;H01L21/469 主分类号 H01L21/44
代理机构 代理人
主权项
地址