发明名称 Exploiting suspected redundancy for enhanced design verification
摘要 A verification method foe an integrated circuit includes identifying an equivalence class including a set of candidate gates suspected of exhibiting equivalent behavior and identifying one of the candidate gates as a representative gate for the equivalence class. Equivalence gates of an XOR gate are sourced by the representative gate and a candidate gate. A speculatively reduced netlist is generated by replacing the representative gate as the source gate for edges sourced by a candidate gate in the original design. The speculatively reduced netlist is then used either to verify formally the equivalence of the gates by applying a plurality of transformation engines to the speculatively reduced netlist or to perform incomplete search and, if none of the equivalence gates is asserted during the incomplete search, any verification results derived from the incomplete search can be applied to the original model.
申请公布号 US2006190873(A1) 申请公布日期 2006.08.24
申请号 US20050054904 申请日期 2005.02.10
申请人 BAUMGARTNER JASON R;KANZELMAN ROBERT L;MONY HARI;PARUTHI VIRESH 发明人 BAUMGARTNER JASON R.;KANZELMAN ROBERT L.;MONY HARI;PARUTHI VIRESH
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址