发明名称 A SINGLE - CHIP ANALOG TO DIGITAL VIDEO DECODER WITH ON - CHIP VERTICAL BLANKING INTERVAL DATA SLICING DURING LOW - POWER OPERATIONS
摘要 A single-chip video decoder includes a primary data path for capturing and silicing vertical blanking interval information carried by a primary channel of video data received by a video decoder. Power control circuitry is operable during an inactive period of the video decoder to activate the primary data path during vertical blanking intervals of the received primary channel of video data for capturing and slicing the vertical blanking interval data; and to deactivate the primary data path between the vertical blanking interval and a subsequent vertical blanking interval of the received primary channel of video data to reduce power consumption. According to further inventive concepts, analog and/or digital circuitry which is unnecessary for capturing and slicing the vertical blanking information, including data paths processing secondary channels of video data, is deactivated during substantially the entire inactive period of the video decoder. In an additional embodiment, the input/output ports of the video decoder are set into a static state for substantially the entire inactive period.
申请公布号 WO2006026182(A3) 申请公布日期 2006.05.18
申请号 WO2005US29462 申请日期 2005.08.18
申请人 CIRRUS LOGIC, INC. 发明人 CHOWDHURY, ASHAN;ANTONE, JAMES;SUBRAMONIAM, KRISHNAN
分类号 H04N7/035 主分类号 H04N7/035
代理机构 代理人
主权项
地址