发明名称 NONVOLATILE SEMICONDUCTOR MEMORY DEVICE AND MANUFACTURING METHOD THEREOF
摘要 <p>A technology realizing decreases of capacitance between the adjoining floating gates and of the threshold voltage shift caused by interference between the adjoining memory cells in a nonvolatile semiconductor memory device with the advances of miniaturization in the period following the 90 nm generation. By having the floating gate 3 of a memory cell with an inverse T-shape and the dimension of a part of the floating gate through the control gate 4 and the second insulator film 8 being smaller than the bottom part of the floating gate, the effects of a threshold voltage shift is reduced maintaining the adequate area of the gap between the floating gate 3 and the control gate 4, decreasing the opposing area of the gap of the floating gates 3 underneath the adjoining word lines WL, maintaining the capacity coupling ratio between the floating gate 3 and the control gate, and reducing the opposing area of the gap of the adjoining floating gates 3.</p>
申请公布号 KR20050094763(A) 申请公布日期 2005.09.28
申请号 KR20050001934 申请日期 2005.01.08
申请人 RENESAS TECHNOLOGY CORP. 发明人 SASAGO YOSHITAKA;KOBAYASHI TAKASHI
分类号 H01L21/8247;G11C16/04;H01L21/28;H01L21/8239;H01L21/8246;H01L27/10;H01L27/115;H01L29/423;H01L29/788;H01L29/792;(IPC1-7):H01L27/115;H01L21/824 主分类号 H01L21/8247
代理机构 代理人
主权项
地址