发明名称 Method and apparatus for enhanced sensing of low voltage memory
摘要 A differential sensing circuit and sensing method for use in a low voltage memory device. The sensing circuit includes a cross-coupled sensing circuit for coupling with a memory element, a pull-up circuit and a multistage pull-down circuit. The multistage pull-down circuit accelerates the latching process of the cross-coupled sensing circuit by briefly pulling the cross-coupled sensing circuit to a potential below ground in order to increase the gate potential differential on at least a portion of the transistors within the cross-coupled sensing circuit. Once the latching transitions have commenced at an acceptable rate, the below-ground potential is removed and the traditional logic level pull-up and ground-potential pull-down circuits are activated.
申请公布号 US6873559(B2) 申请公布日期 2005.03.29
申请号 US20030345008 申请日期 2003.01.13
申请人 MICRON TECHNOLOGY, INC. 发明人 UEDA HIROKAZU
分类号 G11C11/409;G11C7/06;(IPC1-7):G11C7/00 主分类号 G11C11/409
代理机构 代理人
主权项
地址