发明名称 Horizontal memory devices with vertical gates
摘要 Structures and methods for memory devices are provided which operate with lower control gate voltages than conventional floating gate transistors, and which do not increase the costs or complexity of the device fabrication process. The novel memory cell includes a source region and a drain region separated by a channel region in a horizontal substrate. A first vertical gate is separated from a first portion of the channel region by a first oxide thickness. A second vertical gate is separated from a second portion of the channel region by a second oxide thickness. The total capacitance of these memory devices is about the same as that for comparable source and drain spacings. However, the floating gate capacitance (CFG) is much smaller than the control gate capacitance (CCG) such that the majority of any voltage applied to the control gate will appear across the floating gate thin tunnel oxide.
申请公布号 US2005024921(A1) 申请公布日期 2005.02.03
申请号 US20040929658 申请日期 2004.08.30
申请人 MICRON TECHNOLOGY, INC. 发明人 FORBES LEONARD;AHN KIE Y.
分类号 H01L21/28;H01L21/336;H01L29/423;H01L29/788;(IPC1-7):G11C11/22 主分类号 H01L21/28
代理机构 代理人
主权项
地址