发明名称 Error correcting code scheme
摘要 An error correction code apparatus has a processor located (on-chip) L2 tag and error correction and detection, and an off-chip L2 data array and second error correction and detection, the chips connected by a data bus. For a write operation, ECC bits are generated and transmitted with data to the off-chip array. New ECC bits are generated and compared to the original ECC bits. Correction is accomplished if needed. For a read operation, stored ECC bits and data are retrieved from the off-chip data array and transmitted to the core processor. New ECC bits are generated and compared to the original ECC bits. Correction is accomplished if needed.
申请公布号 US6848070(B1) 申请公布日期 2005.01.25
申请号 US19990448724 申请日期 1999.11.24
申请人 INTEL CORPORATION 发明人 KUMAR HARSH
分类号 G11C29/00;H03M13/00;H03M13/19;(IPC1-7):H03M13/00 主分类号 G11C29/00
代理机构 代理人
主权项
地址