发明名称 SCALABLE HIGH PERFORMANCE 3D GRAPHICS
摘要 A high-speed ring topology. In one embodiment, two base chip types are required: a “drawing” chip, LoopDraw, and an “interface” chip, LoopInterface. Each of these chips have a set of pins that supports an identical high speed point to point unidirectional input and output ring interconnect interface: the LoopLink. The LoopDraw chip uses additional pins to connect to several standard memories that form a high bandwidth local memory sub-system. The LoopInterface chip uses additional pins to support a high speed host computer host interface, at least one video output interface, and possibly also additional non-local interconnects to other LoopInterface chip(s).
申请公布号 KR20040106300(A) 申请公布日期 2004.12.17
申请号 KR20047014993 申请日期 2003.03.21
申请人 发明人
分类号 G06T1/20;G06F13/14;G06F13/40;G06T15/00;G09G5/36 主分类号 G06T1/20
代理机构 代理人
主权项
地址