发明名称 Integrated circuit memory device and method
摘要 Structures and methods for DEAPROM memory with low tunnel barrier intergate insulators are provided. The DEAPROM memory includes a first source/drain region and a second source/drain region separated by a channel region in a substrate. A floating gate opposes the channel region and is separated therefrom by a gate oxide. A control gate opposes the floating gate. The control gate is separated from the floating gate by a low tunnel barrier intergate insulator having a tunnel barrier of less than 1.5 eV. The low tunnel barrier intergate insulator includes a metal oxide insulator selected from the group consisting of NiO, Al2O3, Ta2O5, TiO2, ZrO2, Nb2O5, Y2O3, Gd2O3, SrBi2Ta2O3, SrTiO3, PbTiO3, and PbZrO3. The floating gate includes a polysilicon floating gate having a metal layer formed thereon in contact with the low tunnel barrier intergate insulator. And, the control gate includes a polysilicon control gate having a metal layer formed thereon in contact with the low tunnel barrier intergate insulator.
申请公布号 US6778441(B2) 申请公布日期 2004.08.17
申请号 US20010945498 申请日期 2001.08.30
申请人 发明人
分类号 G11C16/04;H01L21/8247;H01L27/115;H01L29/51;(IPC1-7):G11C16/04;H01L29/788;H01L21/336 主分类号 G11C16/04
代理机构 代理人
主权项
地址