发明名称 Semiconductor device
摘要 <p>The present invention provides a semiconductor device that generates a clock which is synchronized with a reference signal stably and with fixed synchronization accuracy, and enables to deal with an abrupt variation in the reference signal. This semiconductor device includes N stages of delay elements each delaying an external clock by 1/N clock (N: an integer that is two or larger); a phase comparator for comparing the phase of a clock that has been delayed by the N stages of the delay elements with the phase of the external clock one clock late; a controller that receives a phase difference detected by the phase comparator and controls respective delays of the delay elements; and a selector for selecting a delayed clock having the closest phase to the reference signal from delayed clocks which are generated by the N stages of the delay elements, respectively, and shifted in phase with each other by 1/N clock. <IMAGE></p>
申请公布号 EP1246368(A3) 申请公布日期 2004.07.14
申请号 EP20020252155 申请日期 2002.03.26
申请人 MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. 发明人 SONOBE, HIROSHI
分类号 H04N5/06;G11C11/4076;H03K5/131;H03K5/14;H03L7/081;H04N5/12;(IPC1-7):H03L7/06 主分类号 H04N5/06
代理机构 代理人
主权项
地址