发明名称 Clock switching circuit
摘要 In a clock switching circuit, a write address is generated based on a pre-switched clock, and the write address is employed to store input data in memory. Then, a read address is generated based on a post-switched clock, and the read address is employed to read data from memory, so that a clock synchronized with the data is changed. There are multiple pre-switched frequencies, and the frequency of a post-switched clock is higher than the frequency of a pre-switched clock. When the pre-switched clock frequency is lower than the post-switched clock frequency, the read address is updated in accordance with a ratio of the frequency of the pre-switched clock to the frequency of the post-switched clock.
申请公布号 US6744837(B1) 申请公布日期 2004.06.01
申请号 US20000650673 申请日期 2000.08.30
申请人 OKI ELECTRIC INDUSTRY CO., LTD. 发明人 SATOU HIROSHI;TANAKA SADAAKI;TAKAHASHI TAKESHI;UETAKE YOSHIKATSU
分类号 H04J3/06;G06F1/08;G06F5/10;G11C7/10;G11C7/22;H04L7/00;H04L7/02;H04L13/08;H04Q11/04;(IPC1-7):H04L7/00 主分类号 H04J3/06
代理机构 代理人
主权项
地址