发明名称 GATE VOLTAGE REDUCTION IN A MEMORY READ
摘要 A technique for reducing the read gate voltage in a memory array including memory cells having a transistor for storing charge indicative of the value stored in the cell. In one example, a voltage greater than the substrate voltage is applied to the sources of the transistors of the memory cells of the array to increase the threshold voltage of a transistor due the body effect. The read gate voltage is greater than the source voltage which is greater than the substrate voltage. A non read voltage of less than the source voltage is applied to the gates of the transistors of the unselected rows to reduce leakage current. With this embodiment, the threshold voltages of transistors having an erased state can be less than 0V. With some embodiments, the read disturb caused by a gate voltage can be reduced due to the reduction in the gate voltage. In other examples, a negative voltage is applied to the gates of unselected rows to prevent leakage current. Accordingly, the voltage thresholds of transistors having an erased state can be reduced, wherein the read gate voltage can be reduced as well.
申请公布号 US2004085815(A1) 申请公布日期 2004.05.06
申请号 US20020287328 申请日期 2002.11.04
申请人 PRINZ ERWIN J.;SWIFT CRAIG T.;YATER JANE A.;LIN SUNG-WEI;BAKER FRANK K. 发明人 PRINZ ERWIN J.;SWIFT CRAIG T.;YATER JANE A.;LIN SUNG-WEI;BAKER FRANK K.
分类号 G11C16/26;G11C16/34;(IPC1-7):G11C16/04 主分类号 G11C16/26
代理机构 代理人
主权项
地址