发明名称 4:2 compressor circuit for use in an arithmetic unit
摘要 A compressor circuit suitable for use in an arithmetic unit of a microprocessor includes a first stage, a second stage, a carry circuit, and a sum circuit. The first stage is configured to receive a set of four input signals. The first stage generates a first intermediate signal indicative of the XNOR of a first pair of the input signals and a second intermediate signal indicative of the XNOR of a second pair of the input signals. The second stage configured to receive at least a portion of the signals generated by the first stage. The second stage generates first and second control signals where the first control signal is indicative of the XNOR of the four input signals and the second control signal is the logical complement of the first signal. The carry circuit is configured to receive at least one of the control signals and further configured to generate a carry bit based at least in part on the state of the received control signal. The sum circuit is configured to receive at least one of the control signals and further configured to generate a sum bit based at least in part on the state of the received control signal. At least one of the first stage, second stage, sum circuit, and carry circuit include at least one CMOS transmission gate comprised of an n-channel transistor and a p-channel transistor having their source/drain terminals connected in parallel, wherein the p-channel transistor gate is driven by the logical complement of the n-channel transistor gate. In one embodiment, the first stage, second stage, carry circuit, and sum circuit are comprised primarily of such transmission gates to the exclusion of conventional CMOS complementary passgate logic.
申请公布号 US6711633(B2) 申请公布日期 2004.03.23
申请号 US20020059607 申请日期 2002.01.30
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BRADLEY DOUGLAS HOOKER;CAO TAI ANH;PHILHOWER ROBERT ALAN;WONG WAI YIN
分类号 G06F7/52;G06F7/53;G06F7/60;(IPC1-7):G06F3/00 主分类号 G06F7/52
代理机构 代理人
主权项
地址
您可能感兴趣的专利