发明名称 Correction of duty-cycle distortion in communications and other circuits
摘要 In some communications circuits a phenomenon called duty-cycle distortion-that is, a distortion of the apparent duration of the pulses in clock signals-causes the circuits to read clock signals as having a different duration than intended. Accordingly, the inventors devised unique circuitry for correcting or preventing this distortion. One exemplary circuit uses a voltage divider, comprising a pair of transistors, to set the DC or average voltage of the clock signals input to the digital circuit at a level approximating the logic threshold voltage of the digital circuit. In another example, a feedback circuit drives the DC or average voltage of signals input to the digital circuit to match a reference voltage that is substantially equal to the logic threshold voltage. In both examples, equating the DC or average voltage of the clock signals to the logic threshold voltage of the digital circuit reduces or prevents duty-cycle distortion.
申请公布号 US6690202(B1) 申请公布日期 2004.02.10
申请号 US20020294254 申请日期 2002.11.13
申请人 XILINX, INC. 发明人 GROEN ERIC DOUGLAS;BOECKER CHARLES WALTER
分类号 H03K5/007;H03K5/08;H03K5/156;(IPC1-7):H03K5/08 主分类号 H03K5/007
代理机构 代理人
主权项
地址