发明名称 System and method for identification of faulty or weak memory cells under simulated extreme operating conditions
摘要 A method for identifying faulty and weak memory cells is provided. A normal internal clock signal for use in accessing a memory array is provided, wherein the memory array may contain redundant memory cells that can be accessed during normal operation. In addition, a test is performed on the memory array using a stress clock signal. Each pulse of the stress clock signal is of a shorter duration than each pulse of the normal internal clock signal. In this manner, memory cells that fail the test using the stress clock signal are identified as non-usable memory cells. In some embodiments, the normal internal clock signal is based on required read and write times for the memory cells of the memory array and a margin added to the required read and write times. Each pulse of the stress clock signal can be approximately equal to each pulse of the normal internal clock signal minus the margin.
申请公布号 US6667917(B1) 申请公布日期 2003.12.23
申请号 US20020077837 申请日期 2002.02.15
申请人 ARTISAN COMPONENTS, INC. 发明人 TEMPLETON MARK;GANDHI DHRUMIL
分类号 G11C29/14;(IPC1-7):G11C7/00 主分类号 G11C29/14
代理机构 代理人
主权项
地址