发明名称 Apparatus and method for generating a compensated percent-of-clock period delay signal
摘要 An apparatus and method for generating a compensated percent-of-clock period delay signal are described. A first circuit determines how many delay elements a clock signal passes through during one period of the clock signal. A second circuit passes a signal to be delayed through the same number of delay elements according to information received from the first circuit. The ratio of the values of delay elements in the first and second circuits determines the percent-of-clock period that the passed signal is delayed. Since the clock signal is relatively insensitive to reference voltage and temperature variations as compared to the delay elements, the percent-of-clock period is maintained as more or less delay elements are passed through during a period of the clock signal.
申请公布号 US6664838(B1) 申请公布日期 2003.12.16
申请号 US20020094101 申请日期 2002.03.08
申请人 INTEGRATED DEVICE TECHNOLOGY, INC. 发明人 TALLEDO CESAR A.
分类号 G11C7/22;H03K5/06;H03K5/13;H03K5/135;(IPC1-7):H03H11/26 主分类号 G11C7/22
代理机构 代理人
主权项
地址