发明名称 Configurable packet processor
摘要 A packet processing device has an on-board match engine memory. Actions to be taken on a packet can be looked up in the match engine memory using a key comprising a match engine index and a protocol field from the packet. The match engine index is obtained from either a relatively small on-board parser memory or a larger context memory. The parser memory contains match engine indices for sparse protocols. Performance approaching that of hard-wired packet processors can be obtained. New protocols or changes in protocols can be accommodated by writing new values into the match engine, parser and context memories. The packet processing device can be provided in a pipelined architecture.
申请公布号 US2003210702(A1) 申请公布日期 2003.11.13
申请号 US20030465236 申请日期 2003.06.20
申请人 ALCATEL 发明人 KENDALL CHAD WILLIAM
分类号 H04L12/56;H04L29/06;(IPC1-7):H04L12/28;H04J3/16;H04J3/22 主分类号 H04L12/56
代理机构 代理人
主权项
地址