发明名称 Self-bias and differential structure based PLL with fast lockup circuit and current range calibration for process variation
摘要 A phase locked loop (PLL) circuit adjusts a voltage controlled differential oscillator to generate an output frequency signal, which is a selected multiple of an input reference signal. The PLL circuit includes an oscillator control circuit for increasing and decreasing the PLL output frequency signal, a frequency detector for detecting a phase shift between the reference signal and the PLL output signal and produces an error signal, and a fast lock circuit for detecting when the output frequency signal passes the selected multiple of the reference signal. This circuit design provides improved jitter performance, tolerates process variation, and extends the PLL operating frequency range.
申请公布号 US6646512(B2) 申请公布日期 2003.11.11
申请号 US20000730954 申请日期 2000.12.06
申请人 ATI INTERNATIONAL, SRL 发明人 ABASSI SAEED;PERRIGO MARTIN E.;PRICE CAROL
分类号 H03L7/089;H03L7/095;H03L7/099;H03L7/107;H03L7/18;H03L7/199;(IPC1-7):H03L7/085 主分类号 H03L7/089
代理机构 代理人
主权项
地址