发明名称 High performance, low cost microelectronic circuit package with interposer
摘要 A low cost technique for packaging microelectronic circuit chips fixes a die within an opening in a package core. At least one metallic build up layer is then formed on the die/core assembly and a grid array interposer unit is laminated to the build up layer. The grid array interposer unit can then be mounted within an external circuit using any of a plurality of mounting technologies (e.g., ball grid array (BGA), land grid array (LGA), pin grid array (PGA), surface mount technology (SMT), and/or others). In one embodiment, a single build up layer is formed on the die/core assembly before lamination of the interposer.
申请公布号 US2002158335(A1) 申请公布日期 2002.10.31
申请号 US20010845896 申请日期 2001.04.30
申请人 INTEL CORPORATION 发明人 TOWLE STEVEN;TANG JOHN;VANDENTOP GILROY
分类号 H01L23/12;H01L23/13;H01L23/24;H01L23/498;H01L23/64;H01L25/00;(IPC1-7):H01L29/40;H01L23/52;H01L23/48 主分类号 H01L23/12
代理机构 代理人
主权项
地址