发明名称 Phase locked-loop using sub-sampling
摘要 A PLL-based frequency synthesizer is provided that includes a phase detector, a loop filter, a VCO, a sampler and filter system, and a frequency divider. This architecture reduces the high division ratio (N) necessary in a classical PLL-based frequency synthesizer while maintaining low phase-noise. This is achieved through sub-sampling the VCO output signal in the feedback path. The sampler is placed in the feedback loop following the VCO and is clocked at a low frequency (sub-sampling). The output of the sampler is the beat frequency between the VCO frequency and the sampling clock (in addition to harmonics that are filtered-out by a low-pass filter (LPF)). The LPF in the feedback loop attenuates any tones resulting from the sampling operation. A frequency divider is then used to bring down the feedback signal to the frequency of the phase detector input. Since the feedback signal has already been reduced in frequency by the sampling operation, the division ratio (N) in this frequency divider is greatly reduced when compared to the classical PLL-based frequency synthesizer. The reduction of the division ratio is beneficial because it reduces the output phase-noise due to the phase detector and the reference signal. Also, if a DDS is used to drive the PLL, the reduced division ratio will also reduce the number of bits needed for the DDS, thus reducing its power consumption.
申请公布号 US6463112(B1) 申请公布日期 2002.10.08
申请号 US20000579088 申请日期 2000.05.25
申请人 RESEARCH IN MOTION LIMITED 发明人 HAFEZ AMR N.;ELMASRY MOHAMED I.
分类号 H03L7/185;(IPC1-7):H03D3/24 主分类号 H03L7/185
代理机构 代理人
主权项
地址