发明名称 Apparatus for testing semiconductor device
摘要 A multi-way interleave-type semiconductor device testing apparatus is provided, which is capable of testing an IC under test in either case that the latency (the number of delay cycles) N of the IC under test is an odd number or an even number. In each of plural test circuit units (4-1 and 4-2) is provided a clock control circuit (23) comprising an adder for adding up the test period Tr of the IC tester and a clock setting value Tc, and a selector (22) for selecting the output from the adder or the clock setting value Tc to output the selected one. The latency is set in a delay setting register (5) which supplies to the selector a binary number "0" when the latency is an even number and a binary number "1" when the latency is an odd number. The selector outputs the clock setting value in case of "0" and outputs the sum of the test period and the clock setting value in case of "1", so that a clock generator (7) outputs the period signal of the test circuit unit at a timing corresponding to the input signal. In a pattern delay circuit (6) is set a delay time obtained by multiplication of the period of the period signal by a decimal number supplied from the delay setting register, thereby to delay an expected value signal EXP to supply it to a logical comparator (9).
申请公布号 US6457148(B1) 申请公布日期 2002.09.24
申请号 US19990402839 申请日期 1999.10.12
申请人 ADVANTEST CORPORATION 发明人 YOSHIBA KAZUMICHI
分类号 G01R31/3193;G11C29/56;(IPC1-7):G11C29/00;G01R31/28;G06F11/00 主分类号 G01R31/3193
代理机构 代理人
主权项
地址