发明名称 Interstream control and communications for multi-streaming digital processors
摘要 A multi-streaming processor has a plurality of streams for streaming one or more instruction threads, a set of functional resources for processing instructions from streams; and interstream control mechanisms whereby any stream may effect the operation of any other stream. In various embodiments the interstream control mechanisms include mechanisms for accomplishing one or more of enabling or disabling another stream, putting another stream into a sleep mode or awakening another stream from a sleep mode, setting priorities for another stream relative to access to functional resources, and granting blocking access by another stream to functional resources. A Master Mode is taught, wherein one stream is granted master status, and thereby may exert any and all available control mechanisms relative to other streams without interference by any stream. Supervisory modes are taught as well, wherein control may be granted from minimal to full control, with compliance of controlled streams, which may alter or withdraw control privileges. Various mechanisms are disclosed, including a mechanism wherein master status and interstream control hierarchy is recorded and amended by at least one on-chip bit map. In this mechanism each stream maintains and edits a bitmap granting or withdrawing control privileges for each other stream, the settings valid for any stream but a Master stream, which will ignore the settings.
申请公布号 US6389449(B1) 申请公布日期 2002.05.14
申请号 US19990273810 申请日期 1999.03.22
申请人 CLEARWATER NETWORKS, INC. 发明人 NEMIROVSKY MARIO D.;NEMIROVSKY ADOLFO M.;SANKAR NARENDRA
分类号 G06F9/30;G06F9/38;G06F9/46;G06F9/48;(IPC1-7):G06F9/00 主分类号 G06F9/30
代理机构 代理人
主权项
地址