发明名称 Computational field programmable architecture
摘要 A computational field programable architecture targeted for compute intensive applications. The architecture is hierarchical and includes, for implementation of data path circuits, clusters of programable logic blocks that are designed to provide area-efficient realization of common arithmetic structures such as adders, subtracters and multipliers. The architecture includes a LUTb cluster for implementing the control part of a circuit. The programable logic blocks each include a stack of programable bit-slice logic elements each having 2 data inputs and a single data output, and a 1-bit full adder circuit. The bit slice logic elements allow bit-wise logic operations to be carried out and the programable logic blocks also include comparator logic to enable comparison operations to be performed. The bit slice logic elements each include a DFF at their output, and the DFFs in a programable logic blocks can be combined to form a register. The inputs of each of the programable logic blocks are connected to cluster level tracks through a partially populated crossbar.
申请公布号 US6140839(A) 申请公布日期 2000.10.31
申请号 US19980076822 申请日期 1998.05.13
申请人 KAVIANI, ALIREZA S.;BROWN, STEVEN D. 发明人 KAVIANI, ALIREZA S.;BROWN, STEVEN D.
分类号 H03K19/177;(IPC1-7):H03K19/177;H03K19/173 主分类号 H03K19/177
代理机构 代理人
主权项
地址