发明名称 Halbleiterspeicher mit eingebautem parallelen Bitprüfmodus
摘要 Disclosed is a semiconductor memory with a built-in test mode which can freely change the width of parallel test bits. This semiconductor memory has pairs of data read/write (RWD) lines commonly provided for each block (lll) of a memory cell array laid out as a plurality of blocks (lll), DQ buffers (41) for each amplifying data output on associated pairs of DQ lines from an associated block and sending the amplified data in read mode, and writing data, written on those associated RWD lines, on the associated pairs of DQ lines in write mode. The semiconductor memory further has a test circuit which, in parallel bit test mode, enables those DQ buffers equal or greater in number than those DQ buffers needed for normal reading/writing to connect the associated pairs of RWD lines in wired-OR fashion and read out the results of computation of pieces of data, which are equal to or greater in number than the pairs of RWD lines, onto the pairs of RWD lines in read mode, and to write the same data on those plural pairs of RWD lines equal to or greater in number than the pairs of RWD lines. <IMAGE>
申请公布号 DE69421429(T2) 申请公布日期 2000.04.13
申请号 DE1994621429T 申请日期 1994.01.03
申请人 KABUSHIKI KAISHA TOSHIBA, KAWASAKI 发明人 OHSAWA, TAKASHI
分类号 G11C11/401;G01R31/28;G11C11/406;G11C29/00;G11C29/34;(IPC1-7):G11C29/00 主分类号 G11C11/401
代理机构 代理人
主权项
地址