发明名称 Method and structure for reducing short circuits between overlapping conductors
摘要 Method and apparatus for reducing current leakage between overlapping conductive structures in a multi-layered integrated circuit device such as a thin film capacitor is described. A conductive structure operating as a raised lower electrode is preferably fashioned by step-like erosion using a photolithographic techniques atop a dielectric substrate. In accordance with this invention, the dielectric substrate itself is allowed to erode as well to space the conductive structure away from the problemmatic inner corners of the step. By so distancing such conductive structures, like electrodes, from these inside corners, even conventional deposition techniques can be used to fabricate a capacitive device of operational tolerance suitable for DRAM application without risk of unwanted electrode current leakage and possible shorting. By so separating, the capacitance of the device can be reliably increased by increasing the available three dimensional capacitor area and decreasing the film thickness rather than relying primarily on high permittivity dielectrics.
申请公布号 US5751019(A) 申请公布日期 1998.05.12
申请号 US19940350763 申请日期 1994.12.06
申请人 VARIAN ASSOCIATES, INC. 发明人 FAIR, JAMES A.
分类号 H01L27/04;H01L21/02;H01L21/822;H01L21/8242;H01L27/108;(IPC1-7):H01L27/108;H01L29/04;H01L29/76;H01L31/112 主分类号 H01L27/04
代理机构 代理人
主权项
地址