发明名称 SEMICONDUCTOR INTEGRATED CIRCUIT
摘要 During a period of preparation for actual operation, a reference clock is supplied to both a comparison clock input portion and a feedback clock input portion of a phase comparator while a feedback loop of a PLL (phase-locked loop) is interrupted, and a delay of a reset signal within the phase comparator is adjusted so as to reduce a detection dead zone of phase differences in the phase comparator.
申请公布号 US2009102528(A1) 申请公布日期 2009.04.23
申请号 US20080341296 申请日期 2008.12.22
申请人 MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. (PANASONIC CORPORATION) 发明人 SUMITA MASAYA
分类号 H03L7/00;G06F1/10;G06F1/24;G11C7/10;H03D13/00;H03L7/07;H03L7/081;H03L7/089;H03L7/18 主分类号 H03L7/00
代理机构 代理人
主权项
地址