发明名称 Memory stream buffer with variable-size prefetch depending on memory interleaving configuration
摘要 A read buffering system and method employs a bank of FIFOs to hold sequential read data for a number of data streams being fetched by a computer. The FIFOs are located in the memory controller, so the system bus is not used in the memory accesses needed to fill the stream buffer. The buffer system stores addresses used for read requests made by a CPU, and if a next sequential address is then detected in a subsequent read request, this is designated to be a stream (i.e., sequential reads). When a stream is thus detected, data is fetched from DRAM memory for addresses following the sequential address, and this prefetched data is stored in one of the FIFOs. A FIFO is selected using a least-recently-used algorithm. When the CPU subsequently makes a read request for data in a FIFO, this data can be returned without making a memory access, and so the access time seen by the CPU is shorter. By taking advantage of page mode, access to the DRAM memory for the prefetch operations can be transparent to the CPU, resulting in substantial performance improvement if sequential accesses are frequent. One feature is appending page mode read cycles to a normal read, in order to fill the FIFO. The data is stored in the DRAMs with ECC check bits, and error detection and correction (EDC) is performed on the read data downstream of the stream buffer, so the data in the stream buffer is protected by EDC.
申请公布号 US5659713(A) 申请公布日期 1997.08.19
申请号 US19950568520 申请日期 1995.12.07
申请人 DIGITAL EQUIPMENT CORPORATION 发明人 GOODWIN, PAUL M.;TATOSIAN, DAVID A.;SMELSER, DONALD
分类号 G06F12/08;(IPC1-7):G06F7/10 主分类号 G06F12/08
代理机构 代理人
主权项
地址