发明名称 Phase comparator
摘要 A phase comparator, a loop filter and a VCO compose a PLL. In the phase comparator, a CMI code defined by a CMI data is synchronized with a VCO clock generated in the VCO and an inverted clock of the VCO clock, respectively, to provide first and second synchronized CMI codes. The first synchronized CMI code is delayed to provide a delayed CMI code by a predetermined time dependent on a period of the VCO clock. The first and second synchronized CMI codes are subject to an exclusive OR logic calculation, thereby generating a phase difference signal. The delayed CMI code and the first synchronized CMI code are subject to an exclusive OR logic calculation, and a result of this exclusive OR logic calculation and the VCO clock are subject to an AND logic calculation to provide an enable signal. Only when the enable signal is high, the phase difference signal is sampled to be used as a phase difference signal in the PLL.
申请公布号 US5550878(A) 申请公布日期 1996.08.27
申请号 US19940336846 申请日期 1994.11.09
申请人 NEC CORPORATION 发明人 SHIGAKI, SEIICHIRO;SHIMIZU, HIROAKI;MIZOMOTO, HIROYUKI
分类号 H03L7/085;H03D3/00;H04L7/00;H04L7/02;H04L7/033;H04L25/49;(IPC1-7):H03D3/24 主分类号 H03L7/085
代理机构 代理人
主权项
地址